# Flip flops



Figure 10.1 Block diagram of a sequential circuit.

- The information stored in the memory element at any given time defines the present state of the sequential circuit.
- The present state and external inputs determine the outputs of the next state of the sequential circuit.

Table 10.1 Comparison between combinational and sequential circuits

#### Combinational circuits

- In combinational circuits, the output variables at any instant of time are dependent only on the present input variables.
- Memory unit is not required in combinational circuits.
- Combinational circuits are faster because the delay between the input and the output is due to propagation delay of gates only.
- 4. Combinational circuits are easy to design.

#### Sequential circuits

- In sequential circuits, the output variables at any instant of time are dependent not only on the present input variables, but also on the present state, i.e. on the past history of the system.
- Memory unit is required to store the past history of the input variables in sequential circuits.
- Sequential circuits are slower than combinational circuits.
- Sequential circuits are comparatively harder to design.

# Classification of sequential circuits

- Synchronous sequential circuits
- Asynchronous sequential circuits
- depending upon timing of their signals

- Circuits will be active only when clock is present.
- The sequential circuits which are not controlled by a clock are called as Asynchronous sequential circuits

## Synchronous sequential circuits

- In synchronous circuits, memory elements are clocked FFs.
- In synchronous circuits, the change in input signals can affect memory elements upon activation of clock signal.
- The maximum operating speed of the clock depends on time delays involved.
- 4. Easier to design.

# Asynchronous sequential circuits

- 1. In asynchronous circuits, memory elements are either unclocked FFs or time delay elements
- 2. In asynchronous circuits, change in input signals can affect memory elements at any instant of time.
- 3. Because of the absence of the clock, asynchronous circuits can operate faster than synchronous circuits.
- 4. More difficult to design.



Figure 10.2 Block diagram of an asynchronous sequential circuit.

# Latches and flip flops

- Most important memory element is the flip flop.
- Logic gate no storage
- More logic gates storage capacity
- Flip flops basic building blocks of sequential circuits
- Flip flops bistable multivibrator
- Two stable states
- Flip flops has two outputs Q and Q'
- Q = 1 FF sets , Q' = 1 FF resets

# Flip flop symbol



- FF serves as a one bit memory, when Q = 1 stores 1, and when Q' = 0 stores o.
- FFs are fundamental component of counters and shift resistors

#### LATCH

- Latch Non clocked FF
- Because these FFs 'latch on' to a 1 or to a 0 immediately upon on receiving the input pulse called SET or RESET
- Not dependent on clock signal

#### The S R Latch

- Simplest type of FF
- Two outputs Q and Q', two inputs S and R
- Q HIGH
- Q' LOW
- Constructed using NAND gates or NOR gates
- S SET
- R RESET



| S | R | Q <sub>n</sub> | Q <sub>n+1</sub> | State                      |
|---|---|----------------|------------------|----------------------------|
| 0 | 0 | 0              | 0                | No Change (NC)             |
| 0 | 1 | 0              | 0                | Reset                      |
| 1 | 0 | 0              | 1                | Set                        |
| 1 | 1 | 0              | ×                | Indeterminate<br>(invalid) |

(c) Truth table

Figure 10.4 Active-HIGH S-R latch.

# Operation

- 1. SET = 0, RESET = 0: This is the normal resting state of the NOR latch and it has no effect on the output state. Q and  $\overline{Q}$  will remain in whatever state they were prior to the occurrence of this input condition.
- SET = 1, RESET = 0: This will always set Q = 1, where it will remain even after SET returns to 0.
- SET = 0, RESET = 1: This will always reset Q = 0, where it will remain even after RESET returns to 0.
- 4. SET = 1, RESET = 1: This condition tries to SET and RESET the latch at the same time, and it produces  $Q = \overline{Q} = 0$ . If the inputs are returned to zero simultaneously, the resulting output state is erratic and unpredictable. This input condition should not be used. It is forbidden.

The NAND gate S-R latch (active-low S-R latch): Figures 10.5a and b show the logic diagram and truth table of an active-LOW S-R latch. Since the NAND gate is equivalent to an active-LOW OR gate, an active-LOW S-R latch using OR gates may also be represented as shown in Figure 10.5c.



| State                      | Q <sub>n+1</sub> | Q, | R | S |
|----------------------------|------------------|----|---|---|
| Indeterminate<br>(invalid) | ×                | 0  | 0 | 0 |
| Set                        | 1                | 0  | 1 | 0 |
| Reset                      | 0                | 0  | 0 | 1 |
| No Change (NC)             | 0                | 0  | 1 | 1 |

(b) Truth table

Figure 10.5 An active-LOW S-R latch.



(c) Using OR gates

The S-R latch (active-high NAND latch): An active-LOW NAND latch can be converted into an active-HIGH NAND latch by inserting the inverters at the S and R inputs. Figure 10.6 shows the proof.



# Gated latches (clocked Flip flops)





#### The gated D latch



# Edge triggered flip flops



- Positive edge triggered
- Negative edge triggered
- Level triggered



| С        | S | R   | Q, | Q <sub>n+1</sub> | State          |  |
|----------|---|-----|----|------------------|----------------|--|
| <b>↑</b> | 0 | 0   | 0  | 0                | No Change (NC) |  |
| 1        | 0 | 1   | 0  | 0                | Reset          |  |
| 1        | 1 | 0   | 0  | 1                | Set            |  |
| 1        | 1 | 1 0 |    | ×                | Indeterminate  |  |
| 0        | × | ×   | 0  | 0                | No Change (NC) |  |

(b) Truth table

Figure 10.12 Positive edge-triggered S-R flip-flop.



# Types of Flip flops

- There are 4 mainly types of flipflop
- I. SR flip flop
- 2. JK flip flop
- 3. D flip flop
- 4.T flip flop

#### **CLOCKED R-S FLIP-FLOP**



#### **SYNCHRONOUS**

Clock signal determines exact time at which any output can change state

#### **CLOCKED R-S FLIP-FLOP**

#### Symbols:





#### Truth Table:

| Clk                     | S | R | Q <sub>n</sub> | Q <sub>n</sub> |
|-------------------------|---|---|----------------|----------------|
| $\uparrow\downarrow$    | 0 | 0 | No ch          | ange           |
| 1 1                     | 0 | 1 | 0              | 1              |
| $\uparrow$ $\downarrow$ | 1 | 0 | 1              | 0              |
| 1 1                     | 1 | 1 | Race           | Race           |

# POSITIVE EDGE TRIGGERED R-S FLIP-FLOP

TIMING DIAGRAMS



| CLK      | R | S | Q       |
|----------|---|---|---------|
| <b>A</b> | 0 | 0 | NO CHG  |
| <b>A</b> | 0 | 1 | SET     |
| <b>A</b> | 1 | 0 | RESET   |
| <b>A</b> | 1 | 1 | ILLEGAL |



# NEGATIVE EDGE TRIGGERED R-S FLIP-FLOP



| CLK | R | S | Q       |
|-----|---|---|---------|
| *   | 0 | 0 | NO CHG  |
| *   | 0 | 1 | SET     |
| *   | 1 | 0 | RESET   |
| *   | 1 | 1 | ILLEGAL |

#### S-R Flip-flop Switching Diagram



# D Flip-Flop





| clk | D   | Qn+1 | Qn+1 |
|-----|-----|------|------|
| 1   | 0   | 0    | 1    |
| 1   | i i | į.   | 0    |

#### J-k latch



| E   | S | R | Q <sub>n</sub> | Q <sub>n</sub> |
|-----|---|---|----------------|----------------|
| 1   | 0 | 0 | No ch          | ange           |
| - 1 | 0 | 1 | 0              | -1             |
| 1   | 1 | 0 | 1              | 0              |
| 1   | 1 | 1 | Qn             | Q <sub>n</sub> |

Toggle Race around condition

#### Race around condition

This condition occur when j=k=1 i.e when the latch is in toggle mode.

This can be avoided by

- Using edge triggering J-k flip-flop
- Using master slave flip-flop

- For the J K flip flop if J=K=1
- If the width of the clock pulse tp is too long, the state of the FF will keep on changing from 0 to 1, 1 to 0, 0 to 1 and so on, and at the end of clock pulse, its state will be uncertain.
- This phenomenon is called the race around condition.

#### J-K flip-flop



| Clk | J | k  | Q <sub>n</sub> | Q <sub>n</sub> |
|-----|---|----|----------------|----------------|
| 1   | 0 | 0  | No ch          | ange           |
| 1   | 0 | I, | 0              | - 1            |
| 1   | 1 | 0  | 1              | 0              |
| 4   |   |    | 7724           | -              |

Toggla

#### Master slave flip-flop



| Clk | 1 | k   | Q <sub>n</sub> | Q <sub>n</sub> |
|-----|---|-----|----------------|----------------|
| 1   | 0 | 0   | No ch          | ange           |
| 1   | 0 | - 1 | 0              | 1              |
| 1   | 1 | 0   | 1              | 0              |
| 1   | 1 | 1   | Q,             | Q,             |

Toggle

## T flip flop





| clik | Т  | Q | Q | comment<br>5 |
|------|----|---|---|--------------|
|      | 0  | Q | Q | No change    |
| Î    | -1 | Q | Q | toggle       |